

## Advanced Memory Buffer (AMB), Characterization of Timing and Voltage Specifications

**Application Note** 

## Introduction

Higher CPU speeds drive the need for higher memory bandwidth. For decades, CPUs have connected to the memory using a parallel synchronous bus, running at speeds up to a couple of hundred MHz. However, the speed of DDR2 technology, for example, limits the number of DIMMs in a system because of the multi-drop routing necessary. At the same time, other PC interfaces have successfully migrated to gigabit speed, multiple-serial connections. These overcome the technological problems at reasonable costs.

A new multiple serial interface, called Fully Buffered DIMM (FBD), applies this concept to memory interfaces. It uses Advanced Memory Buffer AMB) chips to connect the CPU to the memory at gigabit speeds.

The AMB chip connects directly to a DIMM using the current parallel synchronous interface. The short tracks between the memory and the buffer help to eliminate common problems with skew and signal integrity. This approach removes the immediate need to redesign memory chips, and opens the way to using terabytes of RAM, with currently available DIMMs - as well as those already on the road map.

As shown in figure 1, the interface between the memory controller and the memory is a point-to-point bus, with up to 24 lanes. In the first generation of FBD solutions, this runs at 3.2, 4.0 or 4.8 Gb/s. These speeds may soon double. The interface consists of 10 southbound lanes and 12 to 14 northbound lanes. The southbound lanes transmit the commands from the CPU to the memory. The northbound lanes transport the data back to the CPU.

As each AMB chip buffers the signal for its neighbours, the north and south ports are implemented as TX and RX. Because each lane is differential, an AMB chip can have up to 96 pins running at gigabit speed[1].



**Figure 1: FBD architecture** 



## AMB chip specification

Figures 2 and 3 are taken from the AMB Reference Specification[3] available at the time of writing. The diagrams show the eye specification, or eye mask, for the electrical signals, for both input (RX) and output (TX). These apply to any lane, operating northward or southward.

The TX output is specified with a programmable driving strength and de-emphasis. Deemphasis means the bit after a transition (a transitional bit) is driven with higher amplitude than a bit that has the same value as the preceding bit (a de-emphasized bit). De-emphasis compensates for the degradation of frequency response and losses in the channel, which in this case is the motherboard. This compensation reduces the jitter caused by Inter-Symbol Interference (ISI) and provides better eye openings of the transmitted signals at the RX. This improves the jitter performance for the whole channel. Apart from compensating for jitter, this also improves the power consumption.

The RX input is designed to work with a much smaller eye than transmitted by the TX. This allows for amplitude loss in the channel and the deficiencies of the jitter compensation.

In the time domain, the TX and RX signals are defined by a minimum eye opening Teye\_min, where: Teye\_min + total jitter = 1UI where UI is the unit interval. For the TX output, the minimum eye opening is 0.7 UI. At the RX input, it is 0.6 UI. Voltage specifications are provided for the differential signals. The TX output must be between a minimum and maximum amplitude, taking the attenuation ratio of the de-emphasized bit into consideration. The minimum amplitude for TX is 520 mV. This corresponds to 350 mV when de-emphasized by 3.5 dB. The minimum input swing for RX is defined as 170 mV.







Figure 3: AMB RX Input Eye Specification

# FBD/AMB test solution summary

Figure 4 shows the variety of test solutions provided by Agilent Technologies for testing the various layers of FBD and AMB functionality. Apart from verification and characterization, there are solutions for system level test and high volume manufacturing test. This document focuses on characterizing the timing and voltage parameters of the AMB chip, using the Agilent 81250 ParBERT system, with the 86100C Infiniium DCAj Wide Bandwidth Oscilloscope. Characterizing physical layer parameters means evaluating the electrical parameters of the high-speed inputs and outputs of the AMB chip, and comparing them with the references[3], [4].



Figure 4: Agilent's test solutions for FBD / AMB

## **AMB** chip fixturing

Apart from the test equipment detailed below, testing the characteristics needs a reliable connection to the AMB chip under test. For reliable signal measurements, properly designed transmission lines are important. These need controlled impedances of 50 or 100 differen-

ces of 50 or 100 differential, and minimized losses. Agilent provides three test fixtures (see figure 3). These allow testing the bare chip (N4235A), of the AMB on a DIMM (N4236A), or of the AMB system channel (N4238A).

## Agilent FB-DIMM Fixtures for Signal Quality Compliance



N4235A AMB PArametric TestN4236A DIMM PArametric Test N4238A Slot PArametric Probe

**Figure 5: Test fixtures** 

## **86100C Configuration**

The 86100C DCAj is the most precise signal-integrity analysis tool currently available. It has the lowest amplitude noise floor, the lowest intrinsic jitter, the best jitter sensitivity and, with Option 200, it includes the most accurate jitter analysis algorithms available[7].

To analyze differential electrical signals, the best receiver module is the 86117A with - a 50 GHz bandwidth module.

The DCAj needs a clock signal trigger. If a clock signal is not available on the device under test, we use the 83496A-100 clock recovery circuit with the standard configuration. We can set this for any data rate between 50 Mb/s and 7.1 Gb/s (up to 13.5 Gb/s with Option 200). We can set the clock recovery loop bandwidth at either 270 KHz or 1.5 MHz (or from 15 kHz to 10 MHz with Option 300).

## 86100C DCAj system

- 86100C Mainframe with Option 001 and Option 200 (Option 201 is recommended, but not required).
- 86117A dual electrical receiver module (86112A provides a lower cost alternative but provides 20 GHz band width only. Alternatively the 86118A provides up to 70 GHz band width and with option HO1 a skew adjust between the two channels.)
- 83496A-100 clock recovery module.



Figure 6: 86100C DCAj

## 81250 ParBERT Configuration

The 81250A ParBERT system offers the highest flexibility for configuring multiple channels to test multiple lanes or setup multiple de-emphasis signals. For the first generation of AMB, the 7 Gb/s modules should be sufficient. There is always the possibility to upgrade to 13.5 Gb/s.

The 7/13.5 Gb/s configuration contains two clock groups: The first clock group contains three 7/13.5 Gb/s Pattern Generators and one Analyzer. We need at least two generators. The third generator can be used, for example, for crosstalk testing.

The AMB chip needs a reference clock at the frequency of the data rate divided by 24. As this is not binary, we need to do this with a second clock group equipped with a generator module.

7/13.5 Gb/s ParBERT system

- 1 x 81250A ParBERT with #013 Firewire and #149 Frame
- 1 x E4875A User Software
- 2 x E4809A 13.5 GHz Clock
- 4 x N4872A/74A 13.5 G/7 G Pattern Generator Module
- 1 x N4873A/75A 13.5 G/7 G Analyzer Module.

Additional equipment:

- 33250 Arbitrary Waveform Generator
- 4 x power supplies
- PC with USB connections and Python Software installed
- N4235A AMB Fixture



Figure 7: 81250A ParBERT configuration

## How to Setup the Equipment

For the test we need to setup: **1. Clock:** We configure the ParBERT for two clock groups. The clock group with the single data generator is the clock source. We load this generator with an alternating pattern of 12 '0's and 12 '1's. This provides a reference clock with frequency at a 24th of the data rate.

We connect the data output to SCK/SCKn of the fixture. We also connect the clock outputs to the external clock input of the other clock group, and to the trigger input of the oscilloscope.

AMB chips use spread spectrum clocking (SSC), which we do not deal with in this application note. For SSC testing we would need an external signal generator (not in the equipment list) to provide the SSC modulated clock to both clock groups. For more details see reference [5].

2. We need to stimulate at least two of the lowest three southbound lanes to the AMB. We use two generators driving the normal and inverted input to force electrical idle with a 0 V swing. We split the signals with two power dividers to supply them differentially to PS0 and PS1: This lets us drive two lanes with two generator channels.

3. For jitter tolerance testing, we split the output of 33250A with a power splitter, and feed each signal to the delay control input of the generators supplying PS0 and PS1.

4. We can connect the third generator differentially to any other southbound lane. This lets us measure the lane or create crosstalk. 5. We perform all analysis on the differential signals. We connect the ParBERT analyzer to lane SS0 and the two inputs of the DCAj to SS1. We analyze the differential signal by subtracting one signal from the other.

6. A PC with Python software can read and write the registers in the AMB over USB and the SMBus. The documentation of the E4235A fixture provides some basic information on this. 7. We need to power the fixture with 3.3 V, 1.8 V, 1.5 V and 0.9 V. For this, we need to build a harness with banana jacks to plug into the fixture.



Figure 8: Schematic of Test Setup



**Figure 9: Equpiment Setup** 

**Advanced Memeory Buffer** 

## How to Set-Up the AMB Test

#### Frequency

All the tests described here use 3.2 Gb/s data rate, but the setup could just as easily be used at 4.8 Gb/s (9.6 Gb/s with 13 G)

#### Levels into southbound lanes:

The basic levels are LOL = 0 V, HIL = 0.7 V. This gives a differential level of 1.4 Vpp. The termination voltage, Vt, is set to 0 V. For PS0 and PS1 set HIL to 1.4 V.

#### Set Analyzer:

The termination is 0.55 V and the threshold is 0.55 V if single ended, or 0 V if differential.

#### The test bits:

Figure 10 shows the bit flow needed. After electrical idle we need to go through TS0, TS1 and TS2 before the AMB is in the right mode to loop the incoming bits. Figure 11 shows the ParBERT sequence for stepping through the states. There is one block for each state. Once started, the electrical idle is sent to the AMB. With the event handling assigned to the CMD radio buttons, we can now transition from block to block.

#### **Feedback:**

A Python script reads the AMB internal status register (1,64h), this lets us verify the correct recognition of each state[2]. With the DCAj connected to SS1 we can monitor the AMB output, and check the signal when entering the training and all following states.



**Figure 10: Training Sequences Details** 

|                                      |                                   | e (n. 1                           |                                   |            |          |                          |
|--------------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|------------|----------|--------------------------|
| File Edit Tools                      | View Go Control                   | System Window                     | Help                              |            |          | _ 비스                     |
|                                      |                                   |                                   | 2 ?                               | _ ₽        | D 🗖 Stop | ped PLL                  |
| Standard Editor                      | 1 Data (1,in                      | ) 2 Data (1,in                    | ) 3 Data (1,in)                   | C 0 € 1    | 1 2 3    | 4 5                      |
| Idle<br>Block: 1<br>Length: 1152     | PAUSEO<br>1152 …ctors             | PAUSE1<br>1152 …ctors             | PAUSEO<br>1152 …ctors             | ß          |          |                          |
| Training<br>Block: 2<br>Length: 1152 | <u>TSO P… ADR1</u><br>1152 …ctors | <u>TSO P… ADR1</u><br>1152 …ctors | <u>TSO P… ADR1</u><br>1152 …ctors | ß          |          |                          |
| Testing<br>Block: 3<br>Length: 1152  | <u>TS1 S… ADR1</u><br>1152 …ctors | <u>TS1 S… ADR1</u><br>1152 …ctors | <u>TS1 S… ADR1</u><br>1152 …ctors | ß          |          |                          |
| Polling<br>Block: 4<br>Length: 1152  | TS2<br>1152 …ctors                | <u>TS2</u><br>1152 …ctors         | <u>TS2</u><br>1152 …ctors         | ß          |          | TH S                     |
| Config<br>Block: 5<br>Length: 1152   | PRBS7<br>1152 …ctors              | PRBS7<br>1152 …ctors              | PRBS7<br>1152 …ctors              | Ð          |          |                          |
| PAUSE<br>Block: 6<br>Length: 1152    | PAUSEO<br>1152 …ctors             | PAUSE1<br>1152 …ctors             | PAUSEO<br>1152 …ctors             | Ð          |          | S INF                    |
| Show Error(s) Reset                  | : Error(s)                        | System: DSRA                      | Setting                           | : AMB_S800 | 1        | 🔆 Agilent <sup>©</sup> / |

Figure 11: Sequence for State Stepping

## How to prepare for Characterization

The difference between characterization and function test is the need for an almost infinite length pattern to and from the AMB to make the measurements. We adapt the ParBERT sequence, so after the initialization with idle and the training sequences, it provides a PRBS pattern in an infinite loop. We do not use the events any more: each training segment loops long enough so the AMB recognizes it properly. Also, we now include the ParBERT analyzer in the sequence. Block 5 provides synchronization to the PRBS

pattern; Block 6 does the BER measurement. We use the sequence shown in figure 12 for all the following DCAj and BERT measurements.

We distinguish between two types of measurements: the TX and the RX tests. The TX test keeps the input signal mostly the same for all tests while the analyzing tool moves within the output signal. For RX testing, we vary the voltage and timing parameters of the input signal, while watching the BER of the output signal. The BER changing from 0 to 1e-9 is a good indicator of the point at which the input signal is forced to the limit of the input circuitry. We get themost accurate results by using the DCAj to calibrate the input signal. However, these measurements are time-consuming, as they need much reconnecting



Figure 12: 81250A ParBERT Sequence for Waveform, BER, Timing and Jitter Test

#### TX Results, Waveform Measurements

We stimulate PS0/PS1 as described earlier with the verification sequence; then we look at SS0/SS1.

The DCAj has many analysing capabilities in Oscilloscope and Eye/Mask mode to measure parameters such as the transition time automatically.

The DCAj also provides a onebutton jitter mode which breaks the jitter down into extrapolated Tj, Rj, Dj( $\delta$ - $\delta$ ), DDJ(p-p), DCD and ISI in a couple of seconds. Figure 13 shows a screen shot of the jitter measurement on the SS1 output.

As described earlier, the deemphasis of the AMB outputs avoids or reduces ISI jitter by reducing output amplitude if a bit is stable for two or more cycles, and driving transitional bits with a higher amplitude. For de-emphasis the AMB outputs can be set to 0 dB, 3.5 dB, 6 dB or 9.5 dB. We use a Python script to write this into AMB register 1,54h. We connect a 25 cm long backplane providing  $50\Omega$  transmission lines on FR4 material, differentially to the AMB output. This creates an ISI jitter of 22 ps at the data rate and pattern configured. We connect to the DCAj to the far end. From left to right, figure 14 show the eyes with 0 dB, 3.5 dB and 6 dB de-emphasis. The 3.5 dB setting shows the most open eye.



Figure 13: Jitter Measurement with 86100C



Figure 14: TX output signal for De-emphasis set to OdB, 3.5dB and 6dB (left to right)

## TX Results, BER & Timing Measurements

The 81250 ParBERT Analyzer has a differential connection, which allows analysis of the true differential signal. Figure 15 is the eye opening taken from the SS0 lane, with deemphasis set to 3.5 dB. The classical BERT scan, which is called Output Timing Measurement in the ParBERT, sweeps the sampling point over time and gives a graph within a couple of seconds. Apart from the graph, there is also a table giving numerical values for Phase Margin, Rj, Dj and extrapolated Tj. Figure 16 shows this BERT scan for the same de-emphasis settings used for figure 14. Again, the deemphasis of 3.5 dB provides the most open eye and a minimum value for Dj. The time to perform a BERT scan depends heavily on how low the BER shall be tested. The Tj at 1e-12 is always an extrapolation, as on the DCAj. For a BER less than 1e-12, the measurement will last many hours.

#### The Fast Total Jitter

Measurement (FTM), shown in figure 17, uses a more efficient method. The FTM is the only tool that measures BER down to 1e-12 in the fastest possible way [8].



Figure 15: Differntial Eve Opening for De-emphasis 3.5db







Figure 17: Fast Total Jitter Measurement for De-emphasis 3.5dB

## **RX Results: Jitter Tolerance**

The RX measurements work by changing the input signal until it causes stress to the AMB input circuitry. We watch the BER of the AMB output signal. An increase in the BER signals that the input is no longer working properly.

In the case of the jitter tolerance measurement, we add sinusoidal jitter to the input signal. We do this by connecting the 33250A Arbitrary Waveform Generator to the delay control input of the ParBERT generator. We use a power splitter to provide the sinusoidal signal to both generators supplying the data signal to the PS0 and PS1 lane.

The amplitude of the sinusoidal signal defines the peak-to-peak deviation of the data edge, which in turn defines the peak-to-peak jitter. We increase the amplitude of the sinusoidal signal until the BER reading on the ParBERT analyzer changes from 0 to less than 1e-9. The delay control input provides a typical conversion gain of 400 ps/V. We use this value to convert the amplitude reading into the applied jitter. We also need to consider that the power splitter halves the amplitude.

The more accurate but more time-consuming method is to verify the input signal by reconnecting to the DCAj and measuring the eye opening (as shown in figure 19). For a complete jitter tolerance measurement we need to repeat this at various jitter frequencies. Finally, we put the measured data in a spreadsheet, for visualization.

Figure 18 shows the results we got from SS0. The figure provides two curves: one for the case where we connect the generator directly to the AMB input (without ISI), the other when using the ISI backplane mentioned earlier. What is most notable is that a relatively small amount of ISI reduces the tolerance to sinusoidal jitter significantly.



## Pj Tolerance

Figure 18: Jitter Tolerance Test using sinusoidal jitter with and without ISI (22ps)

## RX Results, Receiver minimum Input Eye

Here we first verify the specification for the minimum input signal. Then we figure out the absolute minimum signal with which the device will work. From figure 3, the minimum input signal is 170 mV swing at 0.6 UI. This specification applies to the pin of the AMB.

Before we start with the RX minimum input signal measurements on the AMB, we need to measure the signal degradation in the test jig. The N4235A test fixture is designed for very clean impedance matching. However, we cannot neglect the losses from the FR4 material. These losses degrade the signal amplitude.

We need to determine this degradation and compensate the voltage settings accordingly. To measure the degradation, the N4235A provides a 4 inch test line. We stimulate this with a ParBERT generator and measure the signal with the DCAj. We compare the signal running through the test line with the signal that bypasses it.

As we will use transition time converters for signal conditioning later, we compare the amplitude degradation once for the fast signal and once for the converted signal. We found an amplitude loss of 15% for the fast signal, and 20% for the converted signal. In both cases, we lose 5 ps eye opening when running through the test line. We use these values to adjust for the measurements that follow. To create the signal according the eye mask, we connect the ParBERT generator via the 150 ps transition time converter to the DCAj input. On the DCAj we create the mask according figure 5 (initially, we ignore the corrections needed for the degradation caused by the fixture). The power dividers divide the AMB input signal by a factor of 4. The DCAj measures single ended, so the equivalent voltage is 85 mV single ended, or 340 mV before the divider. We set the ParBERT generator levels to get a signal on the oscilloscope with 340 mV amplitude.

The BER reading must be 0. Theoretically, we should wait for 1000 seconds with no errors to verify the input will work for BER less than 1e-12 with a confidence level of 95%[6].

Then we enable the delay control and set the jitter modulation to get an eye opening of 187 ps, as shown in figure 19. Now, before we connect to the AMB input, we need to adjust for the signal degradation we measured. We increase the amplitude by 20% and reduce the jitter modulation by 5 ps.



Figure 19: Receiver min. Input Signal measured with 86100C DCAj, mask defined according [3], with 150ps converter

To verify the absolute minimum amplitude we remove the transition time converters. With the jitter modulation turned off, we reduce the amplitude of the data signal going to PS0/PS1 by decreasing the HIL of the generators until the BER figure increases from zero. We increase the HIL again by roughly 5 mV so the BER reading is back to zero. Then we increase the sinusoidal jitter modulation until the BER shows the first failures. Again we decrease so the BER is zero again.

Now we verify the input signal by connecting differentially to the BERT analyzer, as shown in figure 20. As we measure this before the power dividers, we need to divide the voltage readings by 4 and adjust for 15% degradation. We calculated the absolute minimum input signal at the AMB pin as 105 mV at an eye opening of 68%.

## Conclusions

Together, the ParBERT and the DCAj have proven to be efficient tools for verifying and characterizing the AMB chip. The N4235A is a reliable fixture, with good performance for accurate verification and measurement.



Figures 20: Receiver's absolute minimum input Signal measured with ParBERT Eye Opening Measurement

## References

[1] FB-DIMM Draft Specification: Architecture and Protocol, JEDEC JESDxx-x Proposal, March 2005

[2] FB-DIMM Draft Specification: Advanced Memory Buffer (AMB), JEDEC JESDxx-x Proposal, October 2004

[3] FB-DIMM Draft Specification: High Speed Differential PTP Link at 1.5V JEDEC JC-16-04-xx Proposal, December 2004

[4] FB-DIMM Draft Specification: High Speed Differential PTP Link at 1.5V, Section 4 JEDEC JC-16-04-xx Proposal, December 2004

[5] Next Generation I/O Bus, PCI-Express BER Test Solution, Agilent Product Note 5989-2467EN

 [6] Marcus Müller, Ransom Stephens, and Russ McHugh, "Total Jitter Measurement at Low Probability Levels, Using optimised BERT Scan Method - DesignCon 2005";
5989-2933EN

[7] "Comparison of Different Jitter Analysis Techniques With a Precision Jitter Transmitter", Agilent White Paper, Ransom Stephens and Brian Fetz, et al., **5989-3205EN** 

[8] Fast total jitter Test Solution Agilent Application Note 5989-3151EN

## **Related literature Pub Number**

| Agilent Physical<br>Layer Test Brochure                                      | 5988-9514EN                   |
|------------------------------------------------------------------------------|-------------------------------|
| Agilent ParBERT<br>81250 Parallel Bit<br>Error Ratio                         | 5968-9188E                    |
| N4901B 13.5 Gb/s<br>Serial BERT<br>Product Overview                          | 5989-0398EN                   |
| N4902B 7 Gb/s<br>Serial BERT<br>Datasheet                                    | 5989-0399EN                   |
| Jitter Solutions<br>Brochure                                                 | 5988-9592EN                   |
| Jitter Tolerance<br>Testing with 81250<br>ParBERT                            | 5989-0223EN                   |
| 81250 ParBERT<br>Jitter Injection<br>and Analysis<br>Capabilities            | 5988-9756EN                   |
| N4900 Serial BERT<br>Series Jitter Injection<br>and Analysis Capabiliti      | <b>5989-0089EN</b><br>es      |
| Fast Total Jitter<br>Test Solution<br>Application Note                       | 5989-3151EN                   |
| Next Generation<br>I/O Bus<br>PCI-Express BER<br>Test Solution Application   | <b>5989-2690EN</b><br>Note    |
| Agilent ParBERT 81250,<br>Parellel Bit-Error-Rate<br>Tester Product Overview | 5968-9188E                    |
| Jitter Tolerance Testing<br>Agilent ParBERT 81250 P<br>Application Note      | <b>5989-0223EN</b><br>latform |
| Physical Layer<br>Testing of Passive<br>Optical Network Modu                 | <b>5898-3481EN</b><br>les     |

Application Note

| For                          | more info | ormat | tion, plea | as | e vis | it u | S | a |  |
|------------------------------|-----------|-------|------------|----|-------|------|---|---|--|
| www.agilent.com/find/ParBERT |           |       |            |    |       |      |   |   |  |
|                              |           |       |            |    |       |      |   |   |  |

Product specifications and descriptions in this document subject to change without any notice.

For the latest version of this document, please visit our website at www.agilent.com/find/ParBERT and go to the KEY Library information area or insert the publication number (5989-3481EN) into the search engine.



www.agilent.com/find/emailupdates Get the latest information on the products and applications you select.



www.agilent.com/find/agilentdirect Quickly choose and use your test equipment solutions with confidence.

## www.agilent.com

#### Agilent Technologies' Test and Measurement Support, Services, and Assistance

Agilent Technologies aims to maximize the value you receive, while minimizing your risk and problems. We strive to ensure that you get the test and measurement capabilities you paid for and obtain the support you need. Our extensive support resources and services can help you choose the right Agilent products for your applications and apply them successfully. Every instrument and system we sell has a global warranty. Two concepts underlie Agilent's overall support policy: "Our Promise" and "Your Advantage."

**Our Promise** 

Our Promise means your Agilent test and measurement equipment will meet

its advertised performance and functionality. When you are choosing new equipment, we will help you with product information, including realistic performance specifications and practical recommendations from experienced test engineers. When you receive your new Agilent equipment, we can help verify that it works properly and help with initial product operation.

#### Your Advantage

Your Advantage means that Agilent offers a wide range of additional expert test and measurement services, which you can purchase according to your unique technical and business needs. Solve problems efficiently and gain a competitive edge by contracting with us for calibration, extra-cost upgrades, out-of-warranty repairs, and onsite education and training, as well as design, system integration, project management, and other professional engineering services. Experienced Agilent engineers and technicians worldwide can help you maximize your productivity, optimize the return on investment of your Agilent instruments and systems, and obtain dependable measurement accuracy for the life of those products.



Agilent Open simplifies the process of connecting and programming test systems to help engineers design, validate and manufacture electronic products. Agilent offers open connectivity for a broad range of system-ready instruments, open industry software, PC-standard I/O and global support, which are combined to more easily integrate test system development.

Korea:

(tel) (080) 769 0800 (fax) (080)769 0900 Latin America: (tel) (305) 269 7500 Taiwan: (tel) 0800 047 866 (fax) 0800 286 331 Other Asia Pacific Countries: (tel) (65) 6375 8100 (fax) (65) 6755 0042 Email:

Contacts revised: 05/27/05

For more information on Agilent Technologies' products, applications or services, please contact your local Agilent office. The complete list is available at:

www.agilent.com/find/contactus

Product specifications and descriptions in this document subject to change without notice.

© Agilent Technologies, Inc. 2005, 2005 Printed in Netherlands, 22th Septemeber, 2005

5989-3481EN

